# **Preliminary Specification** # **PE4274** 75Ω Terminated - 2.2 GHz SPDT CATV UltraCMOS™ Switch Featuring - Unpowered Operation # **Features** - Unpowered operational state - All-Off terminated state - CTB performance of 90dBc - High isolation 63 dB at 1 GHz - Low insertion loss: typically 0.5 dB at 5 MHz, 0.8 dB at 1 GHz - CMOS two-pin control - Single +3 volt supply operation - 1 kV ESD - Low current consumption: 8 μA **Product Description** The PE4274 is an SPDT UltraCMOS™ Switch designed for Broadband applications such as CATV, DTV, Multi-Tuner DVR (Digital Video Recorder), Set-top Box, PCTV and Game Boxes. It offers high isolation and low insertion loss in both a powered and a unique unpowered default state. The PE4274 covers a broad frequency range from near DC to beyond 2.2 GHz with a single positive supply and CMOS control. The PE4274 provides a smaller, cost effective, more reliable and manufacturable alternative to mechanical relays in some set-top box applications. The PE4274 is manufactured in Peregrine's patented Ultra Thin Silicon (UTSi®) CMOS process, offering the performance of GaAs with the economy and integration of conventional CMOS. Figure 1. Functional Diagram Figure 2. Package Type 4x4mm 20 pin QFN Table 1. Electrical Specifications @ +25 °C, $V_{DD}$ = +3 V ( $Z_S$ = $Z_L$ = 75 $\Omega$ ) | Parameter | Condition | Minimum | Typical | Maximum | Units | |--------------------------------------------------------|---------------------------------------------------------------------------------|---------|--------------------------------------------------|---------|------------------| | Operating Frequency <sup>1</sup> | | 5 | | 2200 | MHz | | RF1-RFC Insertion Loss<br>(Powered / Unpowered) | 5 MHz – 216 MHz<br>216 MHz – 550 MHz<br>550 MHz – 806 MHz<br>806 MHz – 2200 MHz | | 0.5 / 1.5<br>0.5 / 1.5<br>0.8 / 1.8<br>1.0 / 2.2 | | dB | | RF2-RFC Insertion Loss | 5 MHz – 216 MHz<br>216 MHz – 550 MHz<br>550 MHz – 806 MHz<br>806 MHz – 2200 MHz | | 0.7<br>0.8<br>1.0<br>1.3 | | dB | | Isolation RF1 or RF2 to RFC (Powered /RF2 Unpowered) | 5 MHz – 216 MHz<br>216 MHz – 550 MHz<br>550 MHz – 806 MHz<br>806 MHz – 2200 MHz | | 97 / 95<br>84 / 80<br>69 / 69<br>57 / 56 | | dB | | Isolation RF1 to RF2 <sup>2</sup> | 5 MHz – 216 MHz<br>216 MHz – 550 MHz<br>550 MHz – 806 MHz<br>806 MHz – 2200 MHz | | 80 / 82<br>70 / 71<br>63 / 65<br>61 / 65 | | dB | | Input IP2 <sup>3</sup><br>(Powered/Unpowered) | 5 MHz - 1000 MHz | | 90 / 73 | | dBm | | Input IP3 <sup>3</sup><br>(Powered/Unpowered) | 5 MHz - 1000 MHz | | 50 / 39 | | dBm | | Input 1dB Compression <sup>3</sup> (Powered/Unpowered) | 1000 MHz | | 30 / 24 | | dBm | | CTB / CSO<br>(Powered/Unpowered) | 77 & 110 channels;<br>Power Out = 44 dBmV | | -90 / -77 | | dBc | | Switching Time | 50% CTRL to 10 / 90 RF | | 2 | | μs | | Video Feedthrough <sup>4</sup> | 5 MHz - 1000 MHz | | | 15 | mV <sub>pp</sub> | Notes: 1. Device linearity will begin to degrade with input signals below 5 MHz. 2. Isolation at 216 MHz = 75 dB $\,$ <sup>3.</sup> Measured in a 50 $\Omega$ system. <sup>4.</sup> Measured with a 1 ns risetime, 0/3 V pulse and 500 MHz bandwidth Figure 3. Pin Configuration (Top View) Table 2. Pin Descriptions | No. | Name | Description | |-----------------|-----------|-------------------------------------| | 1 | GND | RF Ground | | 2 | GND | RF Ground | | 3 <sup>1</sup> | RF1 | RF I/O | | 4 | GND | RF Ground, RF1 Termination Resistor | | 5 | GND | RF Ground | | 6 | GND | RF Ground | | 7 | GND | RF Ground | | 8 <sup>1</sup> | RFC | RF Common | | 9 | GND | RF Ground | | 10 | GND | RF Ground | | 11 | GND | RF Ground | | 12 | GND | RF Ground, RF2 Termination Resistor | | 13 <sup>1</sup> | RF2 | RF I/O | | 14 | GND | RF Ground | | 15 | GND | RF Ground | | 16 <sup>2</sup> | C2 | Control 2 | | 17 <sup>2</sup> | C1 | Control 1 | | 18 <sup>3</sup> | VSS / GND | Negative Supply Option | | 19 | GND | Digital Ground | | 20 | VDD | Supply | | Pad | GND | RF Ground Pad | ## Notes: - 1. RF pins 3, 8, and 13 must be at 0 VDC. The RF pins do not require DC blocking capacitors for proper operation if the 0 V DC requirement is met. - 2. Pins 16 and 17 are the CMOS controls that set the four operating states. - 3. Connect pin 18 to GND to enable the negative voltage generator. Connect pin 18 to $V_{\rm SS}$ (-3V) to bypass and disable internal -3V supply generator. See "Switching Frequency". **Table 3. Absolute Maximum Ratings** | Symbol | Parameter/Condition | Min | Max | Unit | |------------------|-------------------------------------------------|-------|-----------------------|------| | $V_{DD}$ | Power supply voltage | -0.3 | 4.0 | V | | Vı | Voltage on CTRL input | -0.3 | V <sub>DD</sub> + 0.3 | V | | $P_RF$ | RF power on RFC, RF1, RF2<br>Terminated/Through | | 24/33 | dBm | | T <sub>ST</sub> | Storage temperature | -65 | +150 | °C | | T <sub>OP</sub> | Operating temperature | -40 | +85 | °C | | V <sub>ESD</sub> | ESD voltage<br>(Human Body Model) | 1,000 | | V | Table 4. DC Electrical Specifications @ 25 °C | Parameter | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------|--------------------------|-----|--------------------------|------| | V <sub>DD</sub> Power Supply | 2.7 | 3.0 | 3.3 | V | | $I_{DD}$ Power Supply Current<br>( $V_{DD} = 3 \text{ V}, \ V_{CNTL} = 3 \text{ V}$ ) | | 8 | | μΑ | | Control Voltage High | 0.7 x<br>V <sub>DD</sub> | | $V_{DD}$ | V | | Control Voltage Low | 0 | | 0.3 x<br>V <sub>DD</sub> | V | # **Electrostatic Discharge (ESD) Precautions** When handling this UltraCMOS™ device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the rating specified. # Latch-Up Avoidance Unlike conventional CMOS devices, UltraCMOS™ devices are immune to latch-up. # **Switching Frequency** The PE4274 has a maximum 25 kHz switching rate when the internal negative voltage generator is used (pin 18 = GND). The rate at which the PE4274 can be switched is only limited to the switching time if an external -3 V supply is provided at (pin 18 = $V_{SS}$ ). Table 5. Truth Table | V <sub>DD</sub> | C1 | C2 | RFC – RF1 | RFC – RF2 | |-----------------|------|------|------------------|------------------| | OFF | Low | Low | ON | OFF | | ON | Low | Low | OFF | OFF | | ON | Low | High | OFF | ON | | ON | High | Low | ON | OFF | | ON | High | High | N/A <sup>1</sup> | N/A <sup>1</sup> | Notes: # Figure 4. Typical Application Block Diagram The PE4274 provides the high isolation required by FCC part 15.115 regulation between the television antenna and the cable plant. The advantage of the PE4274 is that device isolation / thru performance is maintained when power is removed. This unique feature makes the PE4274 ideal for set-top box and VCR applications. The PE4274 supports signal flow from RFC to RF1 and RF2 termination in the unpowered state; similar to the powered state with C1=High, C2=Low. <sup>1.</sup> The operation of the PE4274 is not supported or characterized in the C1 = High and C2 = High state. # Typical Performance Data @ 25°C (Unless Otherwise Noted) (75 $\Omega$ impedance except as indicated) Figure 5. Insertion Loss - Power On Figure 6. Insertion Loss - Power Off Figure 7. Isolation - Power On Figure 8. Isolation - Power Off # Typical Performance Data @ 25°C (Unless Otherwise Noted) (75 $\Omega$ impedance except as indicated) Figure 0 Input ID2 (Managed in a 500 O of tax) Figure 10. P\_1dB Compression (Measured in a $50\Omega$ System) P\_1dB Compression for Power On and Power Off States 40 35 Max Input Power = 33dBm P\_1dB (dBm) 30 No 1 dB compression at 33 dBm 25 20 15 10 1500 500 2500 3000 Frequency (MHz) Figure 11. Return Loss: RF1 Figure 12. Return Loss: RF2 # Typical Performance Data @ 25°C (Unless Otherwise Noted) (75 $\Omega$ impedance except as indicated) Figure 13. Return Loss: RFC ## **Evaluation Kit** The SPDT Switch Evaluation Kit facilitates customer evaluation of the PE4274 SPDT switch. The RF common port is connected through a 75 $\Omega$ transmission line to J2. Ports 1 and 2 are connected through 75 $\Omega$ transmission lines to J1 and J3. A through line connects F connectors J4 and J5. This transmission line can be used to estimate the PCB loss over the environmental conditions. J6 provides DC and digital inputs to the device. The board is composed of a four metal layer FR4 material with a total thickness of 0.062". The transmission lines are hybrid microstrip/coplanar waveguide with ground plane (28 mil core, 21 mil width, 30 mil gap). The provided jumpers short the control pins to ground for logic low. With the jumper removed the control input rises to $V_{DD}$ for logic high through the 1 M $\Omega$ pull up resistor. These resistors will draw several microamps from $V_{DD}$ . They are not required for normal operation. Figure 14. Evaluation Board Layouts Figure 15. Evaluation Board Schematic # Figure 16. Package Drawing 20-lead 4x4 QFN (mm) 0.18 Figure 17. Marking Specification YYWW = Date Code (Year, Work Week) ZZZZZ = Last five digits of PSC Lot Number **Table 6. Ordering Information** | Order Code | Part Marking | Description | Package | Shipping Method | |------------|--------------|---------------------------|-------------------------|------------------| | 4274-01 | 4274 | PE4274-20MLP 4x4mm-75A | 20-lead 4x4mm QFN | 75 units / Tube | | 4274-02 | 4274 | PE4274-20MLP 4x4mm-3000C | 20-lead 4x4mm QFN | 3000 units / T&R | | 4274-00 | PE4274-EK | PE4274-20MLP 4x4mm-EK | Evaluation Kit | 1 / Box | | 4274-51 | 4274 | PE4274G-20MLP 4x4mm-75A | Green 20-lead 4x4mm QFN | 75 units / Tube | | 4274-52 | 4274 | PE4274G-20MLP 4x4mm-3000C | Green 20-lead 4x4mm QFN | 3000 units / T&R | #### Sales Offices #### **United States** # Peregrine Semiconductor Corp. 9450 Carroll Park Drive San Diego, CA 92121 Tel 1-858-731-9400 Fax 1-858-731-9499 #### **Europe** # **Peregrine Semiconductor Europe** Bâtiment Maine 13-15 rue des Quatre Vents F- 92380 Garches, France Tel: 011- 33-1-47-41-91-73 Fax: 011-33-1-47-41-91-73 ## Japan #### Peregrine Semiconductor K.K. 5A-5, 5F Imperial Tower 1-1-1 Uchisaiwaicho, Chiyoda-ku Tokyo 100-0011 Japan Tel: 011-81-3-3502-5211 Fax: 011-81-3-3502-5213 #### China #### **Peregrine Semiconductor** 28G, Times Square, No. 500 Zhangyang Road, Shanghai, 200122, P.R. China Tel: 011-86-21-5836-8276 Fax: 011-86-21-5836-7652 For a list of representatives in your area, please refer to our Web site at: http://www.psemi.com # **Data Sheet Identification** ## Advance Information The product is in a formative or design stage. The data sheet contains design target specifications for product development. Specifications and features may change in any manner without notice. #### Preliminary Specification The data sheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product. ## **Product Specification** The data sheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a DCN (Document Change Notice). The information in this data sheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk. No patent rights or licenses to any circuits described in this data sheet are implied or granted to any third party. Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications. Peregrine, the Peregrine logotype, Peregrine Semiconductor Corp., and UTSi are registered trademarks of Peregrine Semiconductor Corporation. Copyright © 2005 Peregrine Semiconductor Corp. All rights reserved.